# **MODULE 2**

The operation of an electrical system is achieved by a number of combination and sequential operations. The pre-determined sequence of operations may be called the logic combinational and the system operation. When the operational sequence is carried out with the help of relays, it is called relay-based logic whereas if it is carried out with a PLC, it is called PLC logic

### Input and output Contact Program Symbols

A ladder logic diagram consists of one or more horizontal lines. Each horizontal line is called a rung. A rung is one program statement as shown in fig



Power always flows from left bus rail to the right bus rail. Suppose in a DC Circuit the left bus rail represents the positive terminal and the right bus rail represents the negative terminal.

A program statement consists of a condition or condition along with some form of action. Inputs are the conditions and the actions or the output is the result of these conditions.

Each rung of the PLC Ladder can be looked at as a problem the processor have to solve

The program symbol for a PLC input will look like a normal open or normal closed contact used in typical electrical diagrams. These symbols are shown in Table below

| Logic                   | Switched on       | Switched off      |
|-------------------------|-------------------|-------------------|
| Normally Open           | Power can flow    | Power cannot flow |
| (NO)                    |                   |                   |
| Normally Closed<br>(NC) | Power cannot flow | Power can flow    |

# Table 2.1(a) Program Symbols of PLC Input

# Table 2.1(b) Program Symbols of PLC Output

| Logic | Symbol | Switched on                                                         | Switched off |
|-------|--------|---------------------------------------------------------------------|--------------|
| OE    | -( )-  | If the input condition<br>of the logic return a<br>true or on false | Otherwise    |

# Numbering System of Inputs and Outputs

The real world switches are connected to the input terminals and the output relay and contacts are connected to the output terminals of the PLC.

The input and output terminals are grouped together and placed in modules. Each of the manufacturers produces a variety of input and output modules. Since the programmable controller may have hundreds of input or output modules, it is important to have some kind of numbering system to identify each module and all its input and output terminals.

The generalised identification numbering system of input and output terminals of a PLC consists of the following parameters:

# Input/Output – Module number – Rack number – Slot number – Word number – Terminal number

Following this generalised numbering system, manufacturers prepare their own system. The Allen Bradley numbering system is **Y** : **e**. **s / b**. The meaning of each character has been shown in table

| Y                                                         | :                    | e                                                                                                                                                                                                                                              | •                                                                                | s                                                                                                                  | /                | b                                                          |
|-----------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------|
| Y = Ofor output<br>terminal<br>Y = Ifor input<br>terminal | Element<br>delimiter | Slot number<br>(decimal).<br>Slot 0,<br>adjacent to<br>the power<br>supply in the<br>first chassis,<br>applies to<br>the processor<br>module<br>(CPU).<br>Succeeding<br>slots are I/O<br>slots,<br>numbered<br>from 1 to<br>a maximum<br>of 20 | word<br>delimiter.<br>Required<br>only if a<br>word<br>number<br>is<br>necessary | word number<br>Required if<br>the number<br>of inputs or<br>outputs<br>exceeds 16<br>for the slot.<br>Range 0-255. | bit<br>delimiter | Terminal<br>number,<br>Inputs<br>0-15,<br>outputs<br>0-15. |

#### Program Format

The basic program format for a PLC is very similar to an electrical ladder diagram. This format is used because the ladder diagram has been the working language of electricians for many years. It is also used because the computer scans the program in a sequential manner. Devices in a schematic electrical diagram are described as being open or closed. PLC ladder instructions are typically referred to as either true or false .When a PLC solves the user program, it is said to be solving ladder logic.

Ladder logic programming has some basic rules. They are:

- The power will flow from left hand side bus rail to the right hand side bus rail
- Each rung must start with a contact from the left and end with an output on the right
- Outputs cannot be connected to the left bus rail
- Contacts cannot be connected to right bus rail
- Only one output may be placed on each rung
- Each output can be used once in a program
- Inputs with the same terminal number can be used many times

#### Introduction to Logic

#### Equivalent Ladder Diagram of AND Gate

The truth table and the symbol of a two input AND gate are given in Table 2.3 and Fig. 2.3 respectively.

| Table 2.3 Truth Table of AND Gate |                              |                     |  |  |  |  |
|-----------------------------------|------------------------------|---------------------|--|--|--|--|
| Control signal<br>C1 (1:0/1)      | Control signal<br>C2 (1:0/2) | Output<br>Y (0:0/1) |  |  |  |  |
| 0                                 | 0                            | 0                   |  |  |  |  |
| 0                                 | 1                            | 0                   |  |  |  |  |
| 1                                 | 0.                           | 0                   |  |  |  |  |
| 1                                 | 1                            | 1                   |  |  |  |  |



Fig. 2.3 Symbol of AND Gate

The Boolean expression is written as:  $Y = A \cdot B$ 

The output is high only when all the inputs are high. Therefore, the AND gate is equivalent to a series combination of normally open switches in a ladder as shown in Fig. 2.4.



Fig. 2.4 Equivalent Logic Diagram of AND Gate

# Equivalent Ladder Diagram of OR gate

The truth table and the symbol of a two input OR gate are given in Table 2.4 and Fig. 2.5 respectively.

The Boolean expression is written as:  $Y = A \oplus B$ 

| Table 2.4                    | Truth Table of Ol            |                     |                            |
|------------------------------|------------------------------|---------------------|----------------------------|
| Control signal<br>C1 (I:0/1) | Control signal<br>C2 (I:0/2) | Output<br>Y (0:0/1) |                            |
| 0                            | 0                            | 0                   | 1.                         |
| 0.                           | 1                            | 1                   |                            |
| 1                            | 0                            | 1                   |                            |
| 1                            | 1                            | 1                   | Fig. 2.5 Symbol of OR Gate |

In an OR gate the output is high if any one or all of the inputs are high. Therefore, the OR gate is equivalent to a parallel combination of normally open switches in the ladder as shown in Fig. 2.6.



Fig. 2.6 Equivalent Logic Diagram of OR Gate

### **Equivalent Ladder Diagram of NOT Gate**

The truth table and the symbol of a two input NOT gate are given in Table 2.5 and Fig. 2.7 respectively.

### Table 2.5 Truth Table of NOT Gate

| Control signal<br>C1 I:0/1 | Output<br>O:0/1 |   |
|----------------------------|-----------------|---|
| 0                          | 1               |   |
| 1 .                        | 0               |   |
|                            |                 | _ |



Fig. 2.7 Symbol of NOT Gate

The Boolean expression is written as:  $\mathbf{Y} = \mathbf{\overline{A}}$ 

The NOT gate is an inverter, and is equivalent to the XIC contact in the ladder as shown in Fig. 2.8.



Fig. 2.8 Equivalent Logic Diagram of NOT Gate

**Equivalent Ladder Diagram of XOR Gate** 

The truth table and the symbol of a two input XOR gate are given in Table 2.6 and Fig. 2.9 respectively.

| Table 2.6 Truth Table of XOR Gate |                              |                     |  |  |  |  |
|-----------------------------------|------------------------------|---------------------|--|--|--|--|
| Control signal<br>C1 (I:0/1)      | Control signal<br>C2 (I:0/2) | Output<br>Y (0:0/1) |  |  |  |  |
| 0                                 | 0                            | 0                   |  |  |  |  |
| 0                                 | 1                            | 1                   |  |  |  |  |
| 1                                 | 0                            | 1                   |  |  |  |  |
| 1                                 | 1                            | 0                   |  |  |  |  |



Fig.2.9 Symbol of XOR Gate

For an XOR gate, the Boolean expression is:  $Y = \overline{AB} + A\overline{B}$ .

Therefore the output of the XOR gate is 1 if one input is 1 and the other input is 0. The equivalent ladder diagram is shown in Fig. 2.10.



Fig. 2.10 Equivalent Logic Diagram of XOR Gate

### Equivalent Ladder Diagram of NAND Gate

The truth table and the symbol of a two input NAND gate are given in Table 2.7 and Fig. 2.11 respectively.

| Table 2.7 Truth Table of NAND Gate |                              |                     |  |  |  |  |
|------------------------------------|------------------------------|---------------------|--|--|--|--|
| Control signal<br>C1 (I:0/1)       | Control signal<br>C2 (I:0/2) | Output<br>Y (O:0/1) |  |  |  |  |
| 0                                  | 0                            | 1                   |  |  |  |  |
| 0                                  | 1                            | 1                   |  |  |  |  |
| 1                                  | 0                            | 1                   |  |  |  |  |
| .1                                 | 1                            | 0                   |  |  |  |  |



Fig. 2.11 Symbol of NAND Gate

The output of the NAND gate is zero if both the inputs are 1. Thus, a NAND gate is equivalent to a parallel combination of two XIC contacts as shown in Fig. 2.12.





#### Equivalent Ladder Diagram of NOR Gate

The truth table and the symbol of a two input NOR gate are given in Table 2.8 and Fig. 2.13 respectively.

Table 2.8 Truth Table of NOR Gate **Control signal Control signal** Output C1 (1:0/1) C2 (I:0/2) Y (0:0/1) 0 0 1 0 0 1 1 0 0 0 1 1 Fig. 2.13 Symbol of NOR Gate

The output of the NOR gate is 1, if and only if both the inputs are zero. Thus, the NOR gate is equivalent to a series combination of two XIC contacts as shown in Fig.2.14.





Equivalent Ladder Diagram to Demonstrate De Morgan's Theorem

Assume the inputs are connected to I:0/1 and I:0/2 and the output terminals are O:0/1 and O:0/2

**1**<sup>st</sup> **Theorem:** Complement of a logical sum is equal to the logical product of the complements

$$\overline{\mathbf{A} + \mathbf{B}} = \overline{\mathbf{A}} \cdot \overline{\mathbf{B}}$$

Ladder Diagram-



2<sup>nd</sup> Theorem: The complement of a logical product is equal to the logical sum of the complement

$$\overline{\mathbf{A}.\mathbf{B}} = \overline{\mathbf{A}} + \overline{\mathbf{B}}$$

Ladder Diagram-



### Problems -

Design a 4:1 multiplexer using ladder logic. Assume the inputs are connected to I:0/1 and I:0/2, I:0/3 and I:0/4; control signals are connected to I:0/5 and I:0/6 and the output terminal is O: 0/1

A multiplexer is a circuit with many input nut only one output. By applying a suitable control signal, any input can be steered to the output



Truth Table:

| Control signal S1 | Control signal S2 | Output Y       |
|-------------------|-------------------|----------------|
| 0                 | 0                 | I <sub>0</sub> |
| 0                 | 1                 | I <sub>1</sub> |
| 1                 | 0                 | I <sub>2</sub> |
| 1                 | 1                 | I <sub>3</sub> |

**Circuit Diagram:** 



Ladder Diagram:



Problem 2: Design a 1:4 demultiplexer using ladder logic. Assume the inputs are connected to I:0/1, control signals are connected to I:0/2 and I:0/3 and the output terminals are O:0/1, O:0/2, O:0/3 and O:0/4

A demultiplexer is a circuit with one input and many outputs. By applying proper control signal, the input signal can be steered to one of the output lines



**Truth Table** 

| Contr | ol signal | Cl | Control signal C2 | Output | Y1 | Output | <b>Y2</b> | Output | Y3 | Output | ¥4 |
|-------|-----------|----|-------------------|--------|----|--------|-----------|--------|----|--------|----|
|       | 0         |    | 0                 | D      |    | 0      |           | 0      |    | 0      |    |
|       | 0         |    | 1                 | 0      |    | D      |           | 0      |    | 0      |    |
|       | 1         |    | 0                 | 0      |    | 0      |           | D      |    | 0      |    |
|       | 1         |    | 1                 | 0      |    | 0      |           | 0      |    | D      |    |

Table 2.10: Truth Table of 1:4 Demultiplexer

Ladder Diagram

| I:0/1 | I:0/2                                  | I:0/3 | O:0/1 |  |
|-------|----------------------------------------|-------|-------|--|
| I:0/1 | I:0/2                                  | I:0/3 | O:0/2 |  |
| I:0/1 | I:0/2                                  | I:0/3 | O:0/3 |  |
| I:0/1 |                                        |       | {}    |  |
|       | —————————————————————————————————————— |       |       |  |

Problem 3: A selection committee comprises four members including the chairman. In order for a candidate to be selected, he or she has to have the support of at least two members. The chairman, however, can push any candidate through. If each member is provide with a switch, design a logic that will ring a bell when a candidate is selected.

Assume the switch of the chairman is represented by CH, that of the the first member is by A, the second member by B and the third member by C, The inputs and the output are coOnnected to the PLC as follows:

$$CH \Rightarrow I : 0 / I$$

$$A \Rightarrow I : 0 / 2$$

$$B \Rightarrow I : 0 / 3$$

$$C \Rightarrow I : 0 / 4$$
SELECT  $\Rightarrow O : 0 / I$ 

Then the logic for the desired operation can be written as

Y = CH Y = A.B Y = B.CY = C.A

**Truth Table:** 

|   | Input from<br>Chairman | Input from<br>Member A | Input from<br>Member B | Input from<br>Member C | OUTPUT<br>Select |
|---|------------------------|------------------------|------------------------|------------------------|------------------|
|   | 1                      | 0                      | 0                      | 0                      | 1                |
|   | 0                      | 1 🛥                    | 1                      | . 0                    | 1                |
| - | 0                      | 0                      | 1                      | 1                      | 1                |
|   | 0                      | : 1                    | 0                      | 1                      | 1                |

Ladder Diagram:



Problem 4: A railway station has 3 platforms A, B and C. A train is coming into the station. It has to be given entrey to platform A if A is empty. If both A and B are occupied then it has to be given entry to platform C. If all the platform are full then the train has to wait. Design the necessary logic diagram.

The input signals for the conditions described in the problem are as follows:

Ta – Train present at A
Tb – Train present at B
Tc – Train present at C
Pa – Go to platform A
Pb – Go to platform B
Pc – Go to platform C

**W** – Wait

The logic of the PLC can be written as

| I <b>:0/1</b> – Train at A |
|----------------------------|
| <b>I:0/2</b> – Train at B  |
| <b>I:0/3</b> – Train at C  |
| <b>0:0/1</b> – Platform A  |
| <b>O:0/2</b> – Platform B  |
| <b>O:0/3</b> – Platform C  |
| <b>O:0/4</b> – Wait        |

Truth Table:

| Input Ta | Input Tb | Input Tc | Output Pa | Output Pb | Output PC | Output W |
|----------|----------|----------|-----------|-----------|-----------|----------|
| 0        | Х        | Х        | 1         | 0         | 0         | 0        |
| 1        | 0        | Х        | 0         | 1         | 0         | 0        |
| 1        | 1        | 0        | 0         | 0         | 1         | 0        |
| 1        | 1        | 1        | 0         | 0         | 0         | 1        |

Ladder Diagram:

| I:0/1 |       |       | O:0/1     |
|-------|-------|-------|-----------|
| I:0/1 | I:0/2 |       | O:0/2     |
| 1.0/1 |       | 1.0/2 | { }<br>{) |
|       |       |       | {}        |
| I:0/1 | I:0/2 | I:0/3 | O:0/4     |
|       |       |       |           |